Design Verification Engineer
Apple is where individual imaginations gather together, committing to the values that lead to great work. Every new product we build, service we create, or Apple Store experience we deliver is the result of us making each other's ideas stronger. That happens because every one of us shares a belief that we can make something wonderful and share it with the world, changing lives for the better. It's the diversity of our people and their thinking that inspires the innovation that runs through everything we do. When we bring everybody in, we can do the best work of our lives. Here, you'll do more than join something - you'll add something.
Do you have a passion for innovation and technical excellence? Do you thrive on solving complex problems that push the boundaries of what's possible? Join our team to verify innovative, high-throughput cellular baseband modems and transceiver link controllers that power communication for millions of users worldwide.
Description
As a Design Verification Engineer, you'll be at the center of our silicon design group's verification efforts, ensuring the quality and reliability of next-generation cellular systems. Working on innovative baseband modems and RF link controllers for Apple's SOCs, you'll craft highly reusable UVM verification environments that set the standard for quality and efficiency. You'll develop comprehensive coverage-driven and directed test cases that thoroughly validate complex IP and subsystem designs, working closely with multi-functional teams throughout the process.
In this role, you'll drive methodology innovation by deploying sophisticated tools and techniques that elevate verification practices and ensure tape-out readiness. Collaborating with product development teams across Apple, you'll help deliver cellular systems that redefine industry capabilities and enhance customer experiences globally. This position offers exceptional opportunities to deepen your expertise across cellular protocols, complex IP and subsystem architectures, advanced fabric protocols, and sophisticated debug methodologies. You'll gain experience with best-in-class design verification practices, co-verification techniques with models and firmware, and industry-standard low-power architectures.
Want more jobs like this?
Get jobs in San Diego, CA delivered to your inbox every week.

We're looking for engineers with hands-on ASIC design verification experience using reusable verification methodologies such as UVM. The ideal candidate excels at detailed test planning, adapts optimally to evolving requirements, knowledge of the latest ML based tools to improve productivity and is driven to achieve the highest quality standards. You thrive in collaborative environments and are eager to address the verification challenges inherent in complex, high-performance cellular systems. If you want to contribute to products that impact customers worldwide while advancing your technical expertise, we'd love to hear from you.","responsibilities":"Construct detailed test plans for various components of the design including use cases, through collaborative work with multi-functional teams.
Create coverage driven verification plans from specifications, review and refine to achieve coverage targets.
Architect UVM-based, reusable test benches with components for stimulus, checkers, VIPs and reference models.
Leverage Large Language Models (LLMs) to enhance verification processes, delivering improvements in efficiency and quality.
Design and implement ML-driven workflows that increase team productivity and overall quality of verification.
Implement test plans from RTL simulation bring-up to sign-off; report and debug failures.
Maintain regressions and report the verification progress against test plans and coverage metrics.
Preferred Qualifications
Master of Science degree in Electrical Engineering/Computer Science.
Experience in C/C++ modeling for design verification.
Knowledge of 4G/5G cellular physical layer operation (3GPP).
Experience with verification of embedded processor cores.
Hands-on verification experience of Bus Fabric, NOC, AHB, AXI, based bus architecture in UVM environment.
Knowledge of using LLMs to improve efficiency and quality of verification.
Understanding of prompt engineering and LLM workflow optimization.
Minimum Qualifications
Minimum requirement of a bachelor's degree.
Knowledge of System Verilog and UVM.
Experience with System C, C/C++, Python/perl.
Ability to develop and establishing DV Methodologies.
Ability to use LLMs and MCPs.
Ability to develop Python-based automation solutions.
Understanding of constraint random testing, SVA, Coverage driven verification.
Test planning and problem-solving skills.
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .
Perks and Benefits
Health and Wellness
Parental Benefits
Work Flexibility
Office Life and Perks
Vacation and Time Off
Financial and Retirement
Professional Development
Diversity and Inclusion
Company Videos
Hear directly from employees about what it is like to work at Apple.